## Controlling Nickel Silicidation Process of Si Nanowires by Ar<sup>+</sup> Ion Irradation

•Kohei Takei<sup>1</sup>, Shuichiro Hashimoto<sup>1</sup>, Jing Sun<sup>1</sup>, Shuhei Asada<sup>2</sup>, Xu Zhang<sup>1</sup>, Taiyu Xu<sup>1</sup>, Toshihiro Usuda<sup>2</sup>, Motohiro Tomita<sup>1,3,4</sup>, Ryosuke Imai<sup>4</sup>, Atsushi Ogura<sup>4</sup>,

Takashi Matsukawa<sup>5</sup>, Meishoku Masahara<sup>5</sup> and Takanobu Watanabe<sup>1,2</sup>\*

<sup>1</sup> Department of Nanoscience and Nanoengineering, Waseda University, 3-4-1 Okubo, Shinjuku, Tokyo 169-8555, Japan.

<sup>2</sup> Department of Electronic and Physical Systems, Waseda University, 3-4-1 Okubo, Shinjuku, Tokyo 169-8555, Japan.

<sup>3</sup> Research Fellow of Japan Society for the Promotion of Science (JSPS), Japan.

<sup>4</sup> School of Science and Technology, Meiji University, 1-1-1 Higashimita, Tama, Kawasaki, 214-8571, Japan.

<sup>5</sup> National Institute of Advanced Industrial Science and Technology (AIST), 1-1-1

*Umezono, Tsukuba, Ibaraki 305-8568, Japan.* \*E-mail address: watanabe-t@waseda.jp

**Introduction** Si nanowire(Si-NW) FET is attractive device structure owning to their immunity to short channel effect. Series resistance due to their small geometry should be solved. Replacing the doped source/drain(S/D) with metal silicides, e.g. Ni silicides, is a candidate solution. However, surface diffusion of Ni in the vicinity of Si/SiO<sub>2</sub> interface[1] and excess growth of Ni silicides into NWs[2] are the bottleneck in device fabrication. Controlling Ni silicidation process of Si-NWs is one of the most important issues. We have reported that Ni silicidation rate in Si-NW is likely to be affected by crystallinity of Si-core[3]. In the paper, we investigate the impact of Si crystallinity on Ni silicidation rate of Si-NWs, using Ar<sup>+</sup> ions irradiation process.

**Experiment** <100> oriented Si-NWs are fabricated on lightly p-type doped (100)SOI substrates. NWs are fabricated by EB-Lithography, ICP-RIE and thermal oxidation in dry O<sub>2</sub> ambient at 850°C for 3h. After oxidation, Ar<sup>+</sup> ions are irradiated at 25kV with a dose of  $1.0 \times$ 10<sup>14</sup>cm<sup>-2</sup>. A part of samples are annealed at 950°C for 10min, and we refer the process as recovery annealing in the discussion later. Then, the oxide layer is partially removed by BHF and TiN(20nm)/Ni(20nm) are deposited by ion sputtering. Ni silicide is formed by annealing at 410°C for 15min. The unreacted residual TiN/Ni are removed by SPM. Process A does not include the Ar<sup>+</sup> ions irradiation process. Process B includes the Ar<sup>+</sup> ions irradiation without crystal recovery annealing. Process C includes the Ar<sup>+</sup> ions irradiation and crystal recovery annealing.

**<u>Results and Discussion</u>** Figure 1 shows SEM image of silicided NWs. The yellow dotted line is Ni silicide/Si interface. The Si/Ni<sub>x</sub>Si<sub>y</sub> interface fabricated by process A and B has a parabolic shape, and the interface fabricated by process C has flat shape. From these results, it is considered that the atomic disorder in the vicinity of Si/SiO<sub>2</sub> interface is repaired by crystal recovery annealing after Ar<sup>+</sup> ions irradiation.

Figure 3 shows the result of measured Ni silicidation length( $\lambda$ ) versus inverse of NWs width(1/W). The Ni silicidation length of NWs fabricated by process B is increased, which is attributed to the enhancement of the lattice disorder induced by the Ar<sup>+</sup> ion irradiation. The Ni silicidation rate of process C is suppressed because crystallinity of Si lattice is recovered by the post annealing. Thus, the Si/Ni<sub>x</sub>Si<sub>y</sub> interface shape and Ni silicidation rate of NWs can be understood by the crystallinity of Si-NWs.



**Figure 1** SEM image of silicided NW of (a)Process A, (b)Process B, (c)Process C and (d)schematic of silicide NW.



Figure 2 Schematic of silicided NW and Silicidation length  $\lambda$  versus inverse of NW width 1/W for three types of processes.

<u>Acknowledgements</u> This work was supported by Grant-in-Aid for Challenging Exploratory Research(26630135) from MEXT Japan.

**<u>Reference</u>** [1]A. Katsman et al., J. Electro. Mater., **39.4**, 365-370(2010). [2]H. Arai et al., ECS Trans., **25**(7), 447-454(2009). [3]S. Hashimoto et al., 27th International Microprocesses and Nanotechnology Conference(2014).